Design of Diversified Low Power and High-Speed Comparators using 45nm Cmos Technology

  • et al.
N/ACitations
Citations of this article
1Readers
Mendeley users who have this article in their library.
Get full text

Abstract

At Present, portable battery-operated devices are enhancing due to low power consumption and high-speed applications, The designed circuit with feedback are used to design novel circuits. If the comparator having feedback are without clock signal. The comparators are mainly designed to minimize the power consumption and with good accuracy because of clock signal, if the clock signal is there, it is used to drive the circuit with low current. But in the existed design the circuit is with high power and current. These drawbacks are overcome by using the projected designed comparator. The Projected comparator design is with reduced power consumption, propagation delay, currents and with a smaller number of transistors. The comparators are useful in analog to digital converters. And this is simulated by using 45 nm CMOS technology Cadence Virtuoso tool.

Cite

CITATION STYLE

APA

Arunabala, Dr. C. … Mounika, A. (2022). Design of Diversified Low Power and High-Speed Comparators using 45nm Cmos Technology. International Journal of Innovative Technology and Exploring Engineering, 11(5), 27–31. https://doi.org/10.35940/ijitee.e9849.0411522

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free