Abstract
We investigate the application of temporal planners to the problem of compiling quantum circuits to emerging quantum hardware. While our approach is general, we focus our initial experiments on Quantum Approximate Optimization Algorithm (QAOA) circuits that have few ordering constraints and thus allow highly parallel plans. We report on experiments using several temporal planners to compile circuits of various sizes to a realistic hardware architecture. This early empirical evaluation suggests that temporal planning is a viable approach to quantum circuit compilation.
Cite
CITATION STYLE
Venturelli, D., Do, M., Rieffel, E., & Frank, J. (2017). Temporal planning for compilation of quantum approximate optimization circuits. In IJCAI International Joint Conference on Artificial Intelligence (Vol. 0, pp. 4440–4446). International Joint Conferences on Artificial Intelligence. https://doi.org/10.24963/ijcai.2017/620
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.