Physical design and synthesis are two key processes of quantum circuit design methodology. The physical design process itself decomposes into scheduling, mapping, routing, and placement. In this paper, a mathematical model is proposed for mapping, routing, and scheduling in ion-trap technology in order to minimize latency of the circuit. The proposed model which is a mixed integer linear programming (MILP) model gives the optimal locations for gates and the best sequence of operations in terms of latency. Experimental results show that our scheme outperforms the other schemes for the attempted benchmarks. © 2014 Naser Mohammadzadeh et al.
CITATION STYLE
Mohammadzadeh, N., Bahreini, T., & Badri, H. (2014). Optimal ILP-based approach for gate location assignment and scheduling in quantum circuits. Modelling and Simulation in Engineering, 2014. https://doi.org/10.1155/2014/571374
Mendeley helps you to discover research relevant for your work.