On the role of power dissipation in the Post-BD behavior of FDSOI NanoWire FETs

0Citations
Citations of this article
N/AReaders
Mendeley users who have this article in their library.

This article is free to access.

Abstract

Dielectric Breakdown, which has been associated with the progressive wear-out of the gate dielectric, has been one of the most detrimental failure mechanisms in CMOS devices. With downscaling, new device architectures and/or materials have been introduced, so, it is necessary to evaluate the BD impact at device (and circuit) level in these new structures. In this work, the dielectric BD and the post-BD behavior in largely scaled FDSOI nanowire transistors with high-k gate dielectric have been characterized, using the energy and the power dissipated by the device under test as key parameters. The experimental results evidence the presence of new detrimental effects for the device's integrity beyond the traditional dielectric BD.

Cite

CITATION STYLE

APA

Goyal, R., Crespo-Yepes, A., Porti, M., Rodriguez, R., & Nafria, M. (2025). On the role of power dissipation in the Post-BD behavior of FDSOI NanoWire FETs. Solid-State Electronics, 230. https://doi.org/10.1016/j.sse.2025.109228

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free