Mixs: A mixed level simulator for large digital system logic verification

7Citations
Citations of this article
1Readers
Mendeley users who have this article in their library.
Get full text

Abstract

A mixed level simulator, MIXS, is a logic verification tool which has multiple simulation capabilities. Main MIXS techniques are time wheel and selective trace algorithm for functional level simulation based on 'node' model concept and the linkage function of functional models, described in different detail, with network information. The mixed level simulation for large digital systems can be achieved very efficiently by using the above techniques.

Cite

CITATION STYLE

APA

Sasaki, T., Yamada, A., Kato, S., Nakazawa, T., Tomita, K., & Nomizu, N. (1980). Mixs: A mixed level simulator for large digital system logic verification. In Proceedings - Design Automation Conference (pp. 626–633). Institute of Electrical and Electronics Engineers Inc. https://doi.org/10.1145/800139.804596

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free