A Layout Technique to Reduce the Impact of Parasitic Capacitors Within A Capacitor Array on the Nonlinearity of Data Converters

  • Kodekal S
  • et al.
N/ACitations
Citations of this article
1Readers
Mendeley users who have this article in their library.
Get full text

Abstract

SAR ADC has a moderate speed, Low area and low cost compared to other ADC implementations. The accuracy expected from a commercial SAR ADC is very high and research has been going on for many years to improve the accuracy. The Linearity of the data converters is the key for accuracy. The Integral nonlinearity and differential nonlinearity errors of data converters are governed by the matching of the unit capacitors/resistors with in capacitor/resistor array. Layout of these arrays can add significant parasitics affecting the nonlinearity of data converters. This paper presents a layout technique to reduce the impact of the parastics on data converter’s nonlinearity.

Cite

CITATION STYLE

APA

Kodekal, S., & C, Prof. Raji. (2019). A Layout Technique to Reduce the Impact of Parasitic Capacitors Within A Capacitor Array on the Nonlinearity of Data Converters. International Journal of Innovative Technology and Exploring Engineering, 8(9), 408–411. https://doi.org/10.35940/ijitee.i7634.078919

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free