Review of analog-to-digital conversion characteristics and design considerations for the creation of power-efficient hybrid data converters

31Citations
Citations of this article
59Readers
Mendeley users who have this article in their library.

Abstract

This article reviews design challenges for low-power CMOS high-speed analog-to-digital converters (ADCs). Basic ADC converter architectures (flash ADCs, interpolating and folding ADCs, subranging and two-step ADCs, pipelined ADCs, successive approximation ADCs) are described with particular focus on their suitability for the construction of power-efficient hybrid ADCs. The overview includes discussions of channel offsets and gain mismatches, timing skews, channel bandwidth mismatches, and other considerations for low-power hybrid ADC design. As an example, a hybrid ADC architecture is introduced for applications requiring 1 GS/s with 6–8 bit resolution and power consumption below 11 mW. The hybrid ADC was fabricated in 130-nm CMOS technology, and has a subranging architecture with a 3-bit flash ADC as a first stage, and a 5-bit four-channel time-interleaved comparator-based asynchronous binary search (CABS) ADC as a second stage. Testing considerations and chip measurements results are summarized to demonstrate its low-power characteristics.

Cite

CITATION STYLE

APA

Zahrai, S. A., & Onabajo, M. (2018, June 1). Review of analog-to-digital conversion characteristics and design considerations for the creation of power-efficient hybrid data converters. Journal of Low Power Electronics and Applications. MDPI AG. https://doi.org/10.3390/jlpea8020012

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free