Abstract
A 4 Gb/s/pin 32 bit 512 Mb GDDR4 (Graphics Double Data Rate 4) SDRAM was implemented by using an 80 nm CMOS process. It employs a data bus inversion (DBI) coding to overcome the bottleneck of a parallel single-ended signaling, a power consumption of I/O, power supply noise, and crosstalk. Both DBI AC and DC modes are combined to a single circuit by eliminating the feedback path of a conventional DBI AC circuit while achieving high-speed operation. The proposed DBI circuit uses an analog majority voter insensitive to mismatch for small area and delay. Ron tuning further improves the voltage and time margin by adding a user-supplied offset to auto-calibrated Ron. In addition, a dual duty cycle corrector (DCC) is used to reduce duty error and jitter by averaging two outputs of two DCCs. Measured results show that DBI DC coding reduces the peak-to-peak jitter from 65.5 ps to 44.5 ps and the voltage fluctuation from 183 mV to 115 mV at the data rate of 4 Gb/s with the 2 V. © 2008, IEEE. All rights reserved.
Author supplied keywords
Cite
CITATION STYLE
Bae, S. J., Park, K. I., Ihm, J. D., Song, H. Y., Lee, W. J., Kim, H. J., … Cho, S. I. (2008). An 80 nm 4 Gb/s/pin 32 bit 512 Mb GDDR4 Graphics DRAM With Low Power and Low Noise Data Bus Inversion. IEEE Journal of Solid-State Circuits, 43(1), 121–131. https://doi.org/10.1109/JSSC.2007.908002
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.