A nano-power 0.5 v event-driven digital-LDO with fast start-up burst oscillator for SOC-IoT

2Citations
Citations of this article
4Readers
Mendeley users who have this article in their library.

Abstract

Towards the integration of Digital-LDO regulators in the ultra-low-power System-On-Chip Internet-of-Things architecture, the D-LDO architecture should constitute the main regulator for powering digital and mixed-signal loads including the SoC system clock. Such an implementation requires an in-regulator clock generation unit that provides an autonomous D-LDO design. In contrast to contemporary D-LDO designs that employ ring-oscillator architecture which start-up time is dependent on the oscillating frequency, this work presents a design with nano-power consumption, fabricated with an active area of 0.035 mm2 at a 55-nm Global Foundries CMOS process that introduces a fast start-up burst oscillator based on a high-gain stage with wake-up time independent of D-LDO frequency. In combination with linear search coarse regulation and asynchronous fine regulation, it succeeds 558 nA minimum quiescent current with CL 75 pF, maximum current efficiency of 99.2% and 1.16x power efficiency improvement compared to analog counterpart oriented to SoC-IoT loads.

Cite

CITATION STYLE

APA

Konstantopoulos, C., & Ussmueller, T. (2020). A nano-power 0.5 v event-driven digital-LDO with fast start-up burst oscillator for SOC-IoT. Journal of Low Power Electronics and Applications, 10(4), 1–9. https://doi.org/10.3390/jlpea10040041

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free