Memristor-based loop filter design for phase locked loop

15Citations
Citations of this article
10Readers
Mendeley users who have this article in their library.

Abstract

The main challenge in designing a loop filter for a phase locked loop (PLL) is the physical dimensions of the passive elements used in the circuit that occupy large silicon area. In this paper, the basic features of a charge-controlled memristor are studied and the design procedures for various components of a PLL are examined. Following this, we propose a memristor-based filter design which has its resistance being replaced by a memristor in order to reduce the die area and achieve a low power consumption. We obtained a tuning range of 741–994 MHz, a stable output frequency of 1 GHz from the transfer characteristics of voltage-controlled oscillator (VCO), and an improved settling time. In addition to reduced power consumption and area occupied on the chip, our design shows a high reliability over wider range of temperature variations.

Cite

CITATION STYLE

APA

Adesina, N. O., & Srivastava, A. (2019). Memristor-based loop filter design for phase locked loop. Journal of Low Power Electronics and Applications, 9(3). https://doi.org/10.3390/jlpea9030024

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free