Optimized low voltage low power dynamic comparator robust to process, voltage and temperature variation

7Citations
Citations of this article
12Readers
Mendeley users who have this article in their library.

Abstract

Power consumption and speed are the main criteria in designing comparator for analog-to-digital converter (ADC). This paper presents an optimized low voltage low power dynamic comparator which is robust to process, voltage and temperature (PVT) variations with adequate speed. The comparator circuit was designed using 0.18µm CMOS technology with low voltage supply of 0.8V. The method used to verify the robustness of the comparator circuit across 45 PVT is presented. The circuit is simulated with 10% voltage supply variation, five process corners and temperature variation from 0°C to 100°C. The simulation result show that the proposed comparator circuit achieved significant reduction of power consumption and delay during worst case condition compared to dynamic comparator proposed from previous researchers.

Cite

CITATION STYLE

APA

Rusli, J. R., Shafie, S., Sidek, R. M., Majid, H. A., Wan Hassan, W. Z., & Mustafa, M. A. (2019). Optimized low voltage low power dynamic comparator robust to process, voltage and temperature variation. Indonesian Journal of Electrical Engineering and Computer Science, 17(2), 783–792. https://doi.org/10.11591/ijeecs.v17.i2.pp783-792

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free