Abstract
State-of-the-art RAM chips arc designed with spare rows and columns for reconfiguration purposes. After a RAM chip is reconfigured, physically adjacent spare cells may no longer have consecutive logical addresses. Another aspect that results in distinct logical and physical neighborhoods in RAM's is the scrambling of address lines, necessitated by the need to minimize the overall silicon area and the critical path lengths. Test algorithms used to test reconfigured RAM's and scrambled address RAM's for the detection oîphysical neighborhood pattern sensitive faults have to consider that the physical and logical neighborhoods are different and that the address mapping of the reconfigured RAM is no longer available. In this paper, we present a test algorithm that detects static five-cell physical neighborhood pattern sensitive faults in reconfigured RAM's and RAM's with scrambled address lines. This algorithm is based on the widely used MSCAN and Marching test algorithms, and requires only O(Ar[log2 A7]) reads and writes to test an A'-bit RAM array. © 1996 IEEE.
Cite
CITATION STYLE
Franklin, M., & Saluja, K. K. (1996). Testing reconfigured RAM’s and scrambled address RAM’s for pattern sensitive faults. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 15(9), 1081–1087. https://doi.org/10.1109/43.536714
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.