Efficient VLSI architecture for training radial basis function networks

13Citations
Citations of this article
10Readers
Mendeley users who have this article in their library.

Abstract

This paper presents a novel VLSI architecture for the training of radial basis function (RBF) networks. The architecture contains the circuits for fuzzy C-means (FCM) and the recursive Least Mean Square (LMS) operations. The FCM circuit is designed for the training of centers in the hidden layer of the RBF network. The recursive LMS circuit is adopted for the training of connecting weights in the output layer. The architecture is implemented by the field programmable gate array (FPGA). It is used as a hardware accelerator in a system on programmable chip (SOPC) for real-time training and classification. Experimental results reveal that the proposed RBF architecture is an effective alternative for applications where fast and efficient RBF training is desired. © 2013 by the authors; licensee MDPI, Basel, Switzerland.

Cite

CITATION STYLE

APA

Fan, Z. C., & Hwang, W. J. (2013). Efficient VLSI architecture for training radial basis function networks. Sensors (Switzerland), 13(3), 3848–3877. https://doi.org/10.3390/s130303848

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free