Abstract
The Network-on-Chip (NoC) paradigm emerged as a viable solution to provide an efficient and scalable communication backbone for next-generation Multiprocessor Systems-on-Chip. As the number of integrated cores keeps growing, alternatives to the traditional multi-hop wired NoCs, such as wireless Networks-on-Chip (WiNoCs), have been proposed to provide long-range communications in a single hop. In this work, we propose and analyze the integration of the Delta Multistage Interconnection Network (MINs) as a backbone for wireless-enabled NoCs. After extending the well-known Noxim platform to implement a cycle-accurate model of a wireless Delta MIN, we perform a comprehensive set of SystemC simulations to analyze how wireless-augmented Delta MINs can potentially lead to an improvement in both average delay and saturation. Further, we compare the results obtained with traditional mesh-based topologies, reporting energy profiles that show an overall energy cost reduced on both wired/wireless scenarios.
Author supplied keywords
Cite
CITATION STYLE
Mnejja, S., Aydi, Y., Abid, M., Monteleone, S., Catania, V., Palesi, M., & Patti, D. (2020). Delta multi-stage interconnection networks for scalable wireless on-chip communication. Electronics (Switzerland), 9(6), 1–19. https://doi.org/10.3390/electronics9060913
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.