Hardware Design of Moving Object Detection on Reconfigurable System

  • Chen H
  • Wang Y
N/ACitations
Citations of this article
5Readers
Mendeley users who have this article in their library.

Abstract

Moving object detection including background subtraction and morphological processing is a critical research topic for video surveillance because of its high computational loading and power consumption. This paper proposes a hardware design to accelerate the computation of background subtraction with low power consumption. A real-time background subtraction method is designed with a frame-buffer scheme and function partition to improve throughput, and implemented using Verilog HDL on FPGA. The design parallelizes the computations of background update and subtraction with a seven-stage pipeline. A stripe-based morphological processing and accounting for the completion of detected objects is devised. Simulation results for videos of VGA resolutions on a low-end FPGA device show 368 fps throughput for only the real-time background subtraction module, and 51 fps for the whole system, including off-chip memory access. Real-time efficiency with low power consumption and low resource utilization is thus demonstrated.

Cite

CITATION STYLE

APA

Chen, H.-Y., & Wang, Y.-K. (2016). Hardware Design of Moving Object Detection on Reconfigurable System. Journal of Computer and Communications, 04(10), 30–43. https://doi.org/10.4236/jcc.2016.410004

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free