A 39-to-45-Gbit/s multi-data-rate clock and data recovery circuit with a robust lock detector

21Citations
Citations of this article
25Readers
Mendeley users who have this article in their library.
Get full text

Abstract

We describe a 40-Gbit/s-class clock and data recovery (CDR) circuit with an extremely wide pull-in range. A Darlington-type voltage-controlled oscillator (VCO) is newly designed to cover the STM-256/OC-768 full-rate-clock frequencies with a wide frequency margin. We also describe a new lock detector using an exclusive-NOR gate. The CDR IC was fabricated using InP/InGaAs HBTs. Error-free operation and wide eye opening were confirmed for 40-, 43-, and 45-Gbit/s PRBS with a word length of 231 - 1. We attached a frequency search and phase control (FSPC) circuit to the chip as a new frequency acquisition aid, and this allows the CDR circuit to pull in throughout a 39-45-Gbit/s range. The peak-to-peak and rms jitter of the recovered clock were 3.6 and 0.48 ps, respectively.

Cite

CITATION STYLE

APA

Nosaka, H., Sano, E., Ishii, K., Ida, M., Kurishima, K., Yamahata, S., … Muraguchi, M. (2004). A 39-to-45-Gbit/s multi-data-rate clock and data recovery circuit with a robust lock detector. IEEE Journal of Solid-State Circuits, 39(8), 1361–1365. https://doi.org/10.1109/JSSC.2004.831463

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free