Layout Techniques for Minimizing On-Chip Interconnect Self Inductance

89Citations
Citations of this article
10Readers
Mendeley users who have this article in their library.

Abstract

Because magnetic effects have a much longer spatial range than electrostatic effects, an interconnect line with large inductance will be sensitive to distant variations in interconnect topology. This long range sensitivity makes it difficult to balance delays in nets like clock trees, so for such nets inductance must be minimized. In this paper we use two- And threedimensional electromagnetic field solvers to compare dedicated ground planes to a less area-consuming approach, interdigitating the signal line with ground lines. The surprising conclusion is that with very little area penalty, interdigitated ground lines are more effective at minimizing self-inductance than ground planes.

Cite

CITATION STYLE

APA

Massoud, Y., Majors, S., Bustami, T., & White, J. (1998). Layout Techniques for Minimizing On-Chip Interconnect Self Inductance. In Proceedings - Design Automation Conference (pp. 566–571). Institute of Electrical and Electronics Engineers Inc. https://doi.org/10.1145/277044.277194

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free