A minimum leakage quasi-static RAM bitcell

11Citations
Citations of this article
5Readers
Mendeley users who have this article in their library.

Abstract

As SRAMs continue to grow and comprise larger percentages of the area and power consumption in advanced systems, the need to minimize static currents becomes essential. This brief presents a novel 9T Quasi-Static RAM Bitcell that provides aggressive leakage reduction and high write margins. The quasi-static operation method of this cell, based on internal feedback and leakage ratios, minimizes static power while maintaining sufficient, albeit depleted, noise margins. This paper presents the concept of the novel cell, and discusses the stability of the cell under hold, read and write operations. The cell was implemented in a low-power 40 nm TSMC process, showing as much as a 12× reduction in leakage current at typical conditions, as compared to a standard 6T or 8T bitcell at the same supply voltage. The implemented cell showed full functionality under global and local process variations at nominal and low voltages, as low as 300 mV. © 2012 by the authors; licensee MDPI, Basel, Switzerland.

Cite

CITATION STYLE

APA

Teman, A., Pergament, L., Cohen, O., & Fish, A. (2011). A minimum leakage quasi-static RAM bitcell. Journal of Low Power Electronics and Applications, 1(1), 204–218. https://doi.org/10.3390/jlpea1010204

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free