Performance analysis of high speed hybrid CMOS full adder circuits for low voltage VLSI design

39Citations
Citations of this article
27Readers
Mendeley users who have this article in their library.

This article is free to access.

Abstract

This paper presents a comparative study of high-speed and low-voltage full adder circuits. Our approach is based on hybrid design full adder circuits combined in a single unit. A high performance adder cell using an XOR-XNOR (3T) design style is discussed. This paper also discusses a high-speed conventional full adder design combined with MOSCAP Majority function circuit in one unit to implement a hybrid full adder circuit. Moreover, it presents low-power Majority-function-based 1-bit full addersthat use MOS capacitors (MOSCAP) in its structure. This technique helps in reducing power consumption, propagation delay, and area of digital circuits while maintaining low complexity of logic design. Simulation results illustrate the superiority of the designed adder circuits over the conventional CMOS, TG, and hybrid adder circuits in terms of power, delay, power delay product (PDP), and energy delay product (EDP). Postlayout simulation results illustrate the superiority of the newly designed majority adder circuits against the reported conventional adder circuits. The design is implemented on UMC0.18m process models in Cadence Virtuoso Schematic Composer at 1.8V single-ended supply voltage, and simulations are carried out on Spectre S. Copyright © 2012 Subodh Wairya et al.

Cite

CITATION STYLE

APA

Wairya, S., Nagaria, R. K., & Tiwari, S. (2012). Performance analysis of high speed hybrid CMOS full adder circuits for low voltage VLSI design. VLSI Design, 2012. https://doi.org/10.1155/2012/173079

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free