In this work we present an IC architecture for RF energy harvesting. The system has been designed with a 0.18μm CMOS SMIC technology and optimized at 900MHz. Simulation results have confirmed that the integrated system handles an incoming power typically ranging from-25 dBm to 20 dBm by rectifying the variable input signals into a DC voltage source with an overall efficiency up to 50%. The chip area estimation for the proposed system is as low as 3x3mm.
CITATION STYLE
Pantoli, L., Leoni, A., Stornelli, V., & Ferri, G. (2017). An IC architecture for rf energy harvesting systems. Journal of Communications Software and Systems, 13(2), 96–100. https://doi.org/10.24138/jcomss.v13i2.377
Mendeley helps you to discover research relevant for your work.