Optimizing Coherence Traffic in Manycore Processors Using Closed-Form Caching/Home Agent Mappings

3Citations
Citations of this article
8Readers
Mendeley users who have this article in their library.

This article is free to access.

Abstract

Manycore processors feature a high number of general-purpose cores designed to work in a multithreaded fashion. Recent manycore processors are kept coherent using scalable distributed directories. A paramount example is the Intel Mesh interconnect, which consists of a network-on-chip interconnecting 'tiles', each of which contains computation cores, local caches, and coherence masters. The distributed coherence subsystem must be queried for every out-of-tile access, imposing an overhead on memory latency. This paper studies the physical layout of an Intel Knights Landing processor, with a particular focus on the coherence subsystem, and uncovers the pseudo-random mapping function of physical memory blocks across the pieces of the distributed directory. Leveraging this knowledge, candidate optimizations to improve memory latency through the minimization of coherence traffic are studied. Although these optimizations do improve memory throughput, ultimately this does not translate into performance gains due to inherent overheads stemming from the computational complexity of the mapping functions.

Cite

CITATION STYLE

APA

Kommrusch, S., Horro, M., Pouchet, L. N., Rodriguez, G., & Tourino, J. (2021). Optimizing Coherence Traffic in Manycore Processors Using Closed-Form Caching/Home Agent Mappings. IEEE Access, 9, 28930–28945. https://doi.org/10.1109/ACCESS.2021.3058280

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free