Power-Efficient Secured Hardware Design of AES Algorithm on High Performance FPGA

23Citations
Citations of this article
3Readers
Mendeley users who have this article in their library.
Get full text

Abstract

With the expansion and growth of industries, the two major issues exist that affect both civilization and the environment. Technology development has made it more difficult to communicate and transmit data over secure channels. The use of Green Communication (GC) technology and energy-efficient parts can lessen the lack of electricity and energy. The usage of various technologies under one framework is the main topic of this study. In this article, a hardware implementation of the Advanced Encryption Standard (AES) algorithm is shown. Field Programmable Gate Array (FPGA) devices are taken into consideration for hardware implementations. The power calculation of the AES algorithm is computed for several clock speeds of the Spartan-7 FPGA, and the results are examined using VIVADO tool.

Author supplied keywords

Cite

CITATION STYLE

APA

Kumar, K., Singh, V., Mishra, G., Ravindra Babu, B., Tripathi, N., & Kumar, P. (2022). Power-Efficient Secured Hardware Design of AES Algorithm on High Performance FPGA. In Proceedings of 5th International Conference on Contemporary Computing and Informatics, IC3I 2022 (pp. 1634–1637). Institute of Electrical and Electronics Engineers Inc. https://doi.org/10.1109/IC3I56241.2022.10073148

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free