Improve performance of the digital sinusoidal generator in FPGA by memory usage optimization

4Citations
Citations of this article
7Readers
Mendeley users who have this article in their library.

Abstract

This paper presented the improvement in the performance of the digital sinusoidal signal generator, which was implemented in FPGA, by optimizing the usage of the available memory onboard. The sine wave was generated by using a Lookup Table method, where its pre-calculated values were stored in the onboard memory, and its frequency can be adjustable by changing the incremental step value of the memory address. In this proposed research, the memory stores only 25000 samples of the first quarter from a period of a sine wave and thus, the output signal accuracy was increased and the output frequency range was expanded, compared to the previous research. The proposed design was successfully developed and implemented in ALTERA Cyclone III DE0 FPGA Development Board, and its functionality was validated via functional simulation in Modelsim and also hardware experimental results observation in SignalTap II.

Cite

CITATION STYLE

APA

Jidin, A. Z., Mahzan, I. N., Subki, A. S. R. A., & Hassan, W. H. W. (2019). Improve performance of the digital sinusoidal generator in FPGA by memory usage optimization. International Journal of Electrical and Computer Engineering, 9(3), 1742–1749. https://doi.org/10.11591/ijece.v9i3.pp1742-1749

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free