Abstract
High-level synthesis (HLS) is getting increasing attention from both academia and industry for high-quality and high-productivity designs. However, when inferring primitive-Type arrays in HLS designs into on-chip memory buffers, commercial HLS tools fail to effectively organize FPGAs' on-chip BRAM building blocks to realize high-bandwidth data communication; this often leads to sub-optimal quality of results. This paper addresses this issue via automated on-chip buffer restructuring. Specifically, we present three buffer restructuring approaches and develop an analytical model for each approach to capture its impact on performance and resource consumption. With the proposed model, we formulate the process of identifying the optimal design choice into an integer non-linear programming (INLP) problem and demonstrate that it can be solved efficiently with the help of a one-Time C-To-HDL (hardware description language) synthesis. The experimental results show that our automated source-To-source code transformation tool improves the performance of a broad class of HLS designs by averagely 4.8x.
Cite
CITATION STYLE
Cong, J., Wei, P., Yu, C. H., & Zhou, P. (2017). Bandwidth Optimization Through On-Chip Memory Restructuring for HLS. In Proceedings - Design Automation Conference (Vol. Part 128280). Institute of Electrical and Electronics Engineers Inc. https://doi.org/10.1145/3061639.3062208
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.