Abstract
In this paper we propose a set of rules for consistent estimation of the real performance and power features of the latch and flip-flop structures. A new simulation and optimization approach is presented, targeting both high-performance and power budget issues. The analysis approach reveals the sources of performance and power consumption bottlenecks in different design styles. Certain misleading parameters have been properly modified and weighted to reflect the real properties of the compared structures. Furthermore, the results of the comparison of representative latches and flip-flops illustrate the advantages of our approach and the suitability of different design styles for low-power and high-performance applications.
Cite
CITATION STYLE
Stojanovic, V., Oklobdzija, V. G., & Bajwa, R. (1998). Unified approach in the analysis of latches and flip-flops for low-power systems. In Proceedings of the International Symposium on Low Power Design (pp. 227–232). ACM. https://doi.org/10.1145/280756.280911
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.