Role of the potential barrier in the electrical performance of the graphene/SiC interface

30Citations
Citations of this article
45Readers
Mendeley users who have this article in their library.

Abstract

In spite of the great expectations for epitaxial graphene (EG) on silicon carbide (SiC) to be used as a next-generation high-performance component in high-power nano- and micro-electronics, there are still many technological challenges and fundamental problems that hinder the full potential of EG/SiC structures and that must be overcome. Among the existing problems, the quality of the graphene/SiC interface is one of the most critical factors that determines the electroactive behavior of this heterostructure. This paper reviews the relevant studies on the carrier transport through the graphene/SiC, discusses qualitatively the possibility of controllable tuning the potential barrier height at the heterointerface and analyses how the buffer layer formation affects the electronic properties of the combined EG/SiC system. The correlation between the sp2/sp3 hybridization ratio at the interface and the barrier height is discussed. We expect that the barrier height modulation will allow realizing a monolithic electronic platform comprising different graphene interfaces including ohmic contact, Schottky contact, gate dielectric, the electrically-active counterpart in p-n junctions and quantum wells.

Cite

CITATION STYLE

APA

Shtepliuk, I., Iakimov, T., Khranovskyy, V., Eriksson, J., Giannazzo, F., & Yakimova, R. (2017, June 1). Role of the potential barrier in the electrical performance of the graphene/SiC interface. Crystals. MDPI AG. https://doi.org/10.3390/cryst7060162

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free