Abstract
Carry Select Adder (CSLA) is known to be the fastest adder among the conventional adder structure, which uses multiple narrow adders. CSLA has a great scope of reducing area, power consumption, speed and delay. From the structure of regular CSLA using RCA, it consumes large area and power. This proposed work uses a simple and dynamic Gate Level Implementation which reduces the area, delay, power and speed of the regular CSLA. Based on a modified CSLA using BEC the implementation of 8-b, 16-b, 32-b square root CSLA (SQRT CSLA) architecture have been developed. In order to reduce the area and power consumption in a great way we proposed a design using binary to excess 1 converter (BEC). This paper proposes an dynamic method which replaces a BEC using Common Boolean Logic.
Cite
CITATION STYLE
M, S. M. … T, S. S. (2022). Design of Carry Select Adder using BEC and Common Boolean Logic. Indian Journal of VLSI Design, 2(1), 5–9. https://doi.org/10.54105/ijvlsid.c1205.031322
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.