High Speed, Low Power Current Comparators with Hysteresis

  • Chasta N
N/ACitations
Citations of this article
19Readers
Mendeley users who have this article in their library.

Abstract

This paper, presents a novel idea for analog current comparison which compares input signal current and reference currents with high speed, low power and well controlled hysteresis. Proposed circuit is based on current mirror and voltage latching techniques which produces rail to rail output voltage as a result of current comparison. The same design can be extended to a simple current comparator without hysteresis (or very less hysteresis), where comparator gives high accuracy (less than 50nA) and speed at the cost of moderate power consumption. The comparators are designed optimally and studied at 180nm CMOS process technology for a supply voltage of 3V.

Cite

CITATION STYLE

APA

Chasta, N. K. (2012). High Speed, Low Power Current Comparators with Hysteresis. International Journal of VLSI Design & Communication Systems, 3(1), 85–96. https://doi.org/10.5121/vlsic.2012.3107

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free