CMOS/VLSI circuit for power optimization on portable devices

0Citations
Citations of this article
1Readers
Mendeley users who have this article in their library.
Get full text

Abstract

In this day and age utilizing convenient gadgets are chiefly being used which turned out to be every day need in our life's in which control utilization is principle situation which requests low power. This should be possible with procedures and principles while planning. To build control utilization through VLSI innovation CMOS (NMOS, PMOS) Transistor circuits are utilized and the sub-micron innovation likewise utilized for the prerequisite of low power gadgets increments altogether. Spillage current and power dispersal in both static and dynamic must be thought about which can bother the gadget execution. This paper presents strategies to lessen the power scattering and different philosophies to expand the speed of gadget. This can be useful in future low power innovation.

Cite

CITATION STYLE

APA

Nayak, R. S., Javeed Ahammed, M. D., Satyanarayana, B., & Mohammad, N. (2019). CMOS/VLSI circuit for power optimization on portable devices. International Journal of Innovative Technology and Exploring Engineering, 8(12), 4300–4303. https://doi.org/10.35940/ijitee.L2716.1081219

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free