Design and implementation of proposed 320 bit RC6-cascaded encryption/decryption cores on altera FPGA

11Citations
Citations of this article
23Readers
Mendeley users who have this article in their library.

Abstract

This paper attempts to build up a simple, strong and secure cryptographic algorithm. The result of such an attempt is "RC6-Cascade" which is 320-bits RC6 like block cipher. The key can be any length up to 256 bytes. It is a secret-key block cipher with precise characteristics of RC6 algorithm using another overall structure design. In RC6-Cascade, cascading of F-functions will be used instead of rounds. Moreover, the paper investigates a hardware design to efficiently implement the proposed RC6-Cascade block cipher core on field programmable gate array (FPGA). An efficient compact iterative architecture will be designed for the F-function of the above algorithm. The goal is to design a more secure algorithm and present a very fast encryption core for low cost and small size applications.

Cite

CITATION STYLE

APA

Hashim, A. T., Hasan, A. M., & Abbas, H. M. (2020). Design and implementation of proposed 320 bit RC6-cascaded encryption/decryption cores on altera FPGA. International Journal of Electrical and Computer Engineering, 10(6), 6370–6379. https://doi.org/10.11591/IJECE.V10I6.PP6370-6379

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free