Simplified on-the-fly IAG QPP interleaver for turbo channel coding scheme

0Citations
Citations of this article
2Readers
Mendeley users who have this article in their library.
Get full text

Abstract

Interleaver is an indispensable component in the design of Turbo encoder and Turbo Decoder. QPP interleaver is a 3GPP specified conflict free interleaver for turbo channel coding scheme for all code block sizes of 40 to 6144. Thus the efficient design of a conflict free reconfigurable QPP interleaver for turbo encoder and turbo decoder is a pre-eminent task in turbo channel coding scheme. In this article, Design of a simplified reconfigurable (40 to 6144 block sizes) Recursive QPP interleaver for computation of address locations to minimize the computational complexity and to avoid storage of interleaver tables has been presented. The proposed interleaver will be further integrated in the design and implementation of high throughput parallel turbo decoder. The proposed design is synthesized and implemented using 28nm CMOS technology Zynq Zed FPGA and achieved low processing timing constraints, utilization and power constraints compared with other conventional designs.

Cite

CITATION STYLE

APA

Sujatha, E., Subhas, C., & Giri Prasad, M. N. (2019). Simplified on-the-fly IAG QPP interleaver for turbo channel coding scheme. International Journal of Recent Technology and Engineering, 8(3), 1443–1448. https://doi.org/10.35940/ijrte.B3721.098319

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free