Design of 15 level reduced switches inverter topology using multicarrier sinusoidal pulse width modulation

2Citations
Citations of this article
8Readers
Mendeley users who have this article in their library.

Abstract

In this proposed paper, multicarrier sinusoidal pulse width modulation (M-SPWM) method is implemented for design of 15 level reduced switches inverter topology. This inverter topology generates 15 level output-voltage with suitablelswitching pulse production using M-SPWM and altered level of voltages are attained with distinction of modulationlindex. The split inductor is used to diminish the harmoniclcontent and flatted output current. This type of system which contains different range of different range of voltage supplies. As a result, this inverter reduces the difficulty in gating time calculation and there is no neutral point fluctuation issue. This paper illuminates the modes of switching and minimization of stress in voltage and harmonic diminution are examined. The grades of the projected multilevel inverter (MLI) system are verified using Matlab/Simulink and dsPIC controller respectively.

Cite

CITATION STYLE

APA

Devadoss, S., Ramasamy, P., Amit, Agarwal, A., & Gupta, S. (2023). Design of 15 level reduced switches inverter topology using multicarrier sinusoidal pulse width modulation. Telkomnika (Telecommunication Computing Electronics and Control), 21(1), 214–222. https://doi.org/10.12928/TELKOMNIKA.v21i1.24263

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free