A 10-bit 150MS/s pipelined ADC with 2.5bit gain stage for high frequency applications

0Citations
Citations of this article
4Readers
Mendeley users who have this article in their library.
Get full text

Abstract

This paper proposes a 10-bit pipelined Analog to Digital Converter (ADC) which incorporates various techniques for lesser power and higher performance. The proposed method reduces the computational burden while comparing to the modified Monte-Carlo (MC) method. Pipelined ADC has N number of stages, it has higher resolution and higher frequency of conversion while comparing to other ADCs. The proposed ADC employs five 2.5bit gain stages; instead of 1.5bit gain stages for high accuracy. This method is implemented in the Tanner Software with the Generic 250nm library at a maximum power supply of 5V. The maximum frequency attained is 150MHz; and the ADC exhibits a SNR of 61.96dB. It also attains a 10bits as effective number of bits at the maximum sampling rate.

Cite

CITATION STYLE

APA

Kirubakaran, G., Dineshkumar, D., & Varun Prakash, R. (2019). A 10-bit 150MS/s pipelined ADC with 2.5bit gain stage for high frequency applications. International Journal of Innovative Technology and Exploring Engineering, 8(10), 883–886. https://doi.org/10.35940/ijitee.J9056.0881019

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free