Fpga implementation of iec-61131-3-based hardware aided counters for PLC

5Citations
Citations of this article
24Readers
Mendeley users who have this article in their library.

Abstract

The article discusses counters defined in the IEC 61131-3 standard. The possible implemen-tations of standard counters function blocks in FPGAs are presented. First, counters are implemented as classical hardware-based modules. Second, counters are designed as the FPGA built-in memory blocks with a single common executing unit. These solutions are compared to each other and compared with counters realized in commercially available PLCs like Siemens SIMATIC S7 controllers. The structure of integrated hardware–software CPU with counters is presented. The paper presents how the designer can take advantage of the specific features of the FPGA devices to optimize both the utilization of resources and speed of realization of the particular blocks. Experimental results prove the high efficiency of the proposed solutions.

Cite

CITATION STYLE

APA

Chmiel, M., Czerwinski, R., & Malcher, A. (2021). Fpga implementation of iec-61131-3-based hardware aided counters for PLC. Applied Sciences (Switzerland), 11(21). https://doi.org/10.3390/app112110183

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free