Abstract
In this paper, we present an improved methodology to extract the small-signal electrical equivalent circuit of the parasitic elements using RF test structures for a 3D vertical nanowire transistor technology. The methodology is based on the extraction of the distributed parasitic elements from an open structure for which on-wafer S-parameter measurements were carried out up to 40 GHz. The electrical equivalent circuit of the passive device was then used for de-embedding of the transistor S-parameters for extraction of intrinsic small-signal parameters such as the gate capacitances.
Author supplied keywords
Cite
CITATION STYLE
Neckel Wesling, B., Deng, M., Mukherjee, C., de Matos, M., Kumar, A., Larrieu, G., … Maneux, C. (2022). Extraction of small-signal equivalent circuit for de-embedding of 3D vertical nanowire transistor. Solid-State Electronics, 194. https://doi.org/10.1016/j.sse.2022.108359
Register to see more suggestions
Mendeley helps you to discover research relevant for your work.