Difference-bit cache

31Citations
Citations of this article
6Readers
Mendeley users who have this article in their library.
Get full text

Abstract

The difference-bit cache is a two-way set-associative cache with an access time that is smaller than that of a conventional one and close or equal to that of a direct-mapped cache. This is achieved by noticing that the two tags for a set have to differ at least by one bit and by using this bit to select the way. In contrast with previous approaches that predict the way and have two types of hits (primary of one cycle and secondary of two to four cycles), all hits of the difference-bit cache are of one cycle. The evaluation of the access time of our cache organization has been performed using a recently proposed on-chip cache access model.

Cite

CITATION STYLE

APA

Juan, T., Lang, T., & Navarro, J. J. (1996). Difference-bit cache. In Conference Proceedings - Annual International Symposium on Computer Architecture, ISCA (pp. 114–120). IEEE. https://doi.org/10.1145/232973.232986

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free